


Остановите войну!
for scientists:


default search action
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Volume 34
Volume 34, Number 1, January 2015
- Vijaykrishnan Narayanan, Charles J. Alpert, Sara Dailey:
Editorial. 1 - Sachhidh Kannan, Naghmeh Karimi, Ozgur Sinanoglu
, Ramesh Karri
:
Security Vulnerabilities of Emerging Nonvolatile Main Memories and Countermeasures. 2-15 - Sanghyuk Jung
, Yong Ho Song:
Garbage Collection for Low Performance Variation in NAND Flash Storage Systems. 16-28 - Yan Luo, Bhargab B. Bhattacharya, Tsung-Yi Ho
, Krishnendu Chakrabarty
:
Design and Optimization of a Cyberphysical Digital-Microfluidic Biochip for the Polymerase Chain Reaction. 29-42 - Rene Broich, Hans Grobler
:
Soft-Core Dataflow Processor Architecture Optimized for Radar Signal Processing. 43-51 - Roberto Sierra, Carlos Carreras
, Gabriel Caffarena
, Carlos A. López Bario:
A Formal Method for Optimal High-Level Casting of Heterogeneous Fixed-Point Adders and Subtractors. 52-62 - Zheng Zhang
, Xiu Yang, Ivan V. Oseledets
, George E. Karniadakis, Luca Daniel:
Enabling High-Dimensional Hierarchical Uncertainty Quantification by ANOVA and Tensor-Train Decomposition. 63-76 - Paolo Maffezzoni, Bichoy Bahr, Zheng Zhang
, Luca Daniel:
Analysis and Design of Weakly Coupled LC Oscillator Arrays Based on Phase-Domain Macromodels. 77-85 - Yaoyao Lin, Emad Gad
:
Formulation of the Obreshkov-Based Transient Circuit Simulator in the Presence of Nonlinear Memory Elements. 86-94 - Hong-Yan Su, Chieh-Chu Chen, Yih-Lang Li, An-Chun Tu, Chuh-Jen Wu, Chen-Ming Huang:
A Novel Fast Layout Encoding Method for Exact Multilayer Pattern Matching With Prüfer Encoding. 95-108 - Xiaoxiao Wang, LeRoy Winemberg, Donglin Su, Dat Tran, Saji George, Nisar Ahmed, Steve Palosh, Allan Dobin, Mark M. Tehranipoor:
Aging Adaption in Integrated Circuits Using a Novel Built-In Sensor. 109-121 - Mukesh Agrawal, Krishnendu Chakrabarty
, Randy Widialaksono:
Reuse-Based Optimization for Prebond and Post-Bond Testing of 3-D-Stacked ICs. 122-135 - Ran Wang, Krishnendu Chakrabarty
, Sudipta Bhawmik:
Interconnect Testing and Test-Path Scheduling for Interposer-Based 2.5-D ICs. 136-149 - Qian Wang, Xiaoyu Song, William N. N. Hung, Ming Gu, Jiaguang Sun:
Scalable Verification of a Generic End-Around-Carry Adder for Floating-Point Units by Coq. 150-154 - Sotirios Xydis, Gianluca Palermo
, Vittorio Zaccaria, Cristina Silvano
:
SPIRIT: Spectral-Aware Pareto Iterative Refinement Optimization for Supervised High-Level Synthesis. 155-159
Volume 34, Number 2, February 2015
- Kuan-Hsien Ho, Hung-Chih Ou, Yao-Wen Chang
, Hui-Fang Tsao:
Coupling-Aware Length-Ratio-Matching Routing for Capacitor Arrays in Analog Integrated Circuits. 161-172 - Lengfei Han, Xueqian Zhao, Zhuo Feng:
An Adaptive Graph Sparsification Approach to Scalable Harmonic Balance Analysis of Strongly Nonlinear Post-Layout RF Circuits. 173-185 - Soumyasanta Laha, Savas Kaya, David W. Matolak, William Rayess, Dominic DiTomaso, Avinash Karanth Kodi:
A New Frontier in Ultralow Power Wireless Links: Network-on-Chip and Chip-to-Chip Interconnects. 186-198 - Po-Hsun Wu, Mark Po-Hung Lin, Tung-Chieh Chen, Ching-Feng Yeh, Xin Li, Tsung-Yi Ho
:
A Novel Analog Physical Synthesis Methodology Integrating Existent Design Expertise. 199-212 - Markus Meissner, Lars Hedrich:
FEATS: Framework for Explorative Analog Topology Synthesis. 213-226 - Mengying Zhao, Lei Jiang, Liang Shi, Youtao Zhang, Chun Jason Xue
:
Wear Relief for High-Density Phase Change Memory Through Cell Morphing Considering Process Variation. 227-237 - Cláudio Machado Diniz, Muhammad Shafique
, Sergio Bampi
, Jörg Henkel:
A Reconfigurable Hardware Architecture for Fractional Pixel Interpolation in High Efficiency Video Coding. 238-251 - Donghwa Shin, Massimo Poncino, Enrico Macii, Naehyuck Chang:
A Statistical Model-Based Cell-to-Cell Variability Management of Li-ion Battery Pack. 252-265 - Heechun Park, Taewhan Kim:
Synthesis of TSV Fault-Tolerant 3-D Clock Trees. 266-279 - Mark Po-Hung Lin, Chih-Cheng Hsu, Yu-Chuan Chen:
Clock-Tree Aware Multibit Flip-Flop Generation During Placement for Power Optimization. 280-292 - Giovanni Mariani, Gianluca Palermo
, Vittorio Zaccaria, Cristina Silvano
:
DeSpErate++: An Enhanced Design Space Exploration Framework Using Predictive Simulation Scheduling. 293-306 - Minghua Tang, Xiaola Lin
, Maurizio Palesi:
An Offline Method for Designing Adaptive Routing Based on Pressure Model. 307-320
Volume 34, Number 3, March 2015
- Dani Tannir:
Direct Sensitivity Analysis of Nonlinear Distortion in RF Circuits Using Multidimensional Moments. 321-331 - Reza Azarderakhsh, Mehran Mozaffari Kermani
, Kimmo Järvinen:
Secure and Efficient Architectures for Single Exponentiations in Finite Fields Suitable for High-Performance Cryptographic Applications. 332-340 - Sandeep Koranne:
Design and Analysis of Silicon Photonics Wave Guides Using Symbolic Methods. 341-353 - Qing Duan, Jun Zeng, Krishnendu Chakrabarty
, Gary Dispoto:
Accurate Predictions of Process-Execution Time and Process Status Based on Support-Vector Regression for Enterprise Information Systems. 354-366 - Fabian Oboril, Rajendra Bishnoi, Mojtaba Ebrahimi, Mehdi Baradaran Tahoori:
Evaluation of Hybrid Memory Technologies Using SOT-MRAM for On-Chip Cache Hierarchy. 367-380 - Muhammet Mustafa Ozdal, Aamer Jaleel, Paolo Narváez, Steven M. Burns, Ganapati Srinivasa:
Wavelet-Based Trace Alignment Algorithms for Heterogeneous Architectures. 381-394 - Gabriela Ciuprina
, Daniel Ioan, Rick Janssen, Edwin van der Heijden:
MEEC Models for RFIC Design Based on Coupled Electric and Magnetic Circuits. 395-408 - Hengliang Zhu, Yuanzhe Wang, Frank Liu, Xin Li, Xuan Zeng, Peter Feldmann:
Efficient Transient Analysis of Power Delivery Network With Clock/Power Gating by Sparse Approximation. 409-421 - Naval Gupte, Jia Wang:
Secure Power Grid Simulation on Cloud. 422-432 - Bei Yu, Kun Yuan, Duo Ding, David Z. Pan:
Layout Decomposition for Triple Patterning Lithography. 433-446 - Tao Lin, Chris C. N. Chu, Joseph R. Shinnerl, Ismail Bustany, Ivailo Nedelchev:
POLAR: A High Performance Mixed-Size Wirelengh-Driven Placer With Density Constraints. 447-459 - Yen-Ting Yu, Geng-He Lin, Iris Hui-Ru Jiang, Charles C. Chiang:
Machine-Learning-Based Hotspot Detection Using Topological Classification and Critical Feature Extraction. 460-470 - Iou-Jen Liu, Shao-Yun Fang, Yao-Wen Chang
:
Stitch-Aware Routing for Multiple E-Beam Lithography. 471-482 - Emanuele Giaquinta
, Anadi Mishra, Laura Pozzi:
Maximum Convex Subgraphs Under I/O Constraint for Automatic Identification of Custom Instructions. 483-494 - Ibrahim N. Hajj:
On Device Modeling for Circuit Simulation With Application to Carbon-Nanotube and Graphene Nano-Ribbon Field-Effect Transistors. 495-499
Volume 34, Number 4, April 2015
- Azadeh Davoodi, Jiang Hu, Muhammet Mustafa Ozdal, Cliff C. N. Sze:
Guest Editorial: Special Section on Physical Design Techniques for Advanced Technology Nodes. 501 - Wen-Hao Liu, Tzu-Kai Chien, Ting-Chi Wang:
Region-Based and Panel-Based Algorithms for Unroutable Placement Recognition. 502-514 - Rickard Ewetz, Cheng-Kok Koh:
Cost-Effective Robustness in Clock Networks Using Near-Tree Structures. 515-528 - Shang-Tsung Yu, Sheng-Han Yeh, Tsung-Yi Ho
:
Reliability-Driven Chip-Level Design for High-Frequency Digital Microfluidic Biochips. 529-539 - Shreepad Panth, Kambiz Samadi, Yang Du, Sung Kyu Lim
:
Placement-Driven Partitioning for Congestion Mitigation in Monolithic 3D IC Designs. 540-553 - Caleb Serafy, Ankur Srivastava
:
TSV Replacement and Shield Insertion for TSV-TSV Coupling Reduction in 3-D Global Placement. 554-562 - Markus Ahrens, Michael Gester, Niko Klewinghaus, Dirk Müller, Sven Peyer, Christian Schulte, Gustavo E. Téllez:
Detailed Routing Algorithms for Advanced Technology Nodes. 563-576 - Yu-Guang Chen, Wan-Yu Wen, Yiyu Shi, Wing-Kai Hon
, Shih-Chieh Chang:
Novel Spare TSV Deployment for 3-D ICs Considering Yield and Timing Constraints. 577-588 - Subhendu Roy, Pavlos M. Mattheakis, Laurent Masse-Navette, David Z. Pan:
Clock Tree Resynthesis for Multi-Corner Multi-Mode Timing Closure. 589-602 - Emad Samuel Malki Ebeid
, Franco Fummi, Davide Quaglia
:
Model-Driven Design of Network Aspects of Distributed Embedded Systems. 603-614 - Ching-Yi Huang, Zheng-Shan Yu, Yung-Chun Hu, Tung-Chen Tsou, Chun-Yao Wang, Yung-Chih Chen:
Correctness Analysis and Power Optimization for Probabilistic Boolean Circuits. 615-628 - Trung Anh Dinh, Shigeru Yamashita, Tsung-Yi Ho
:
An Optimal Pin-Count Design With Logic Optimization for Digital Microfluidic Biochips. 629-641 - Wenxing Zhu, Jianli Chen, Zheng Peng, Genghua Fan:
Nonsmooth Optimization Method for VLSI Global Placement. 642-655 - Mehran Mozaffari Kermani
, Niranjan Manoharan, Reza Azarderakhsh:
Reliable Radix-4 Complex Division for Fault-Sensitive Applications. 656-667 - Fotis Vartziotis
, Xrysovalantis Kavousianos, Krishnendu Chakrabarty
, Arvind Jain, Rubin A. Parekhji:
Time-Division Multiplexing for Testing DVFS-Based SoCs. 668-681
Volume 34, Number 5, May 2015
- Jingwei Lu, Hao Zhuang, Pengwen Chen
, Hongliang Chang, Chin-Chih Chang, Yiu-Chung Wong, Lu Sha, Dennis J.-H. Huang, Yufeng Luo, Chin-Chi Teng, Chung-Kuan Cheng:
ePlace-MS: Electrostatics-Based Placement for Mixed-Size Circuits. 685-698 - Xiaoqing Xu, Brian Cline, Greg Yeric, Bei Yu, David Z. Pan:
Self-Aligned Double Patterning Aware Pin Access and Standard Cell Layout Co-Optimization. 699-712 - Hui Geng, Jianming Liu, Pei-Wen Luo, Liang-Chia Cheng, Steven L. Grant, Yiyu Shi:
Selective Body Biasing for Post-Silicon Tuning of Sub-Threshold Designs: An Adaptive Filtering Approach. 713-725 - Bei Yu, Xiaoqing Xu, Jhih-Rong Gao, Yibo Lin
, Zhuo Li, Charles J. Alpert, David Z. Pan:
Methodology for Standard Cell Compliance and Detailed Placement for Triple Patterning Lithography. 726-739 - Sheqin Dong, Jianchang Ao, Fuqi Luo:
Delay-Driven and Antenna-Aware Layer Assignment in Global Routing Under Multitier Interconnect Structure. 740-752 - Chikaaki Kodama
, Hirotaka Ichikawa, Koichi Nakayama, Fumiharu Nakajima, Shigeki Nojima, Toshiya Kotani, Takeshi Ihara, Atsushi Takahashi:
Self-Aligned Double and Quadruple Patterning Aware Grid Routing Methods. 753-765 - Jai-Ming Lin, Che-Chun Lin:
Placement Density Aware Power Switch Planning Methodology for Power Gating Designs. 766-777 - Hsi-An Chien, Ye-Hong Chen, Szu-Yuan Han, Hsiu-Yu Lai, Ting-Chi Wang:
On Refining Row-Based Detailed Placement for Triple Patterning Lithography. 778-793 - Ahmet Gokcen Mahmutoglu, Alper Demir
:
Modeling and Simulation of Low-Frequency Noise in Nano Devices: Stochastically Correct and Carefully Crafted Numerical Techniques. 794-807 - Sk Subidh Ali, Samah Mohamed Saeed, Ozgur Sinanoglu
, Ramesh Karri
:
Novel Test-Mode-Only Scan Attack and Countermeasure for Compression-Based Scan Architectures. 808-821 - Sachhidh Kannan, Naghmeh Karimi, Ramesh Karri
, Ozgur Sinanoglu
:
Modeling, Detection, and Diagnosis of Faults in Multilevel Memristor Memories. 822-834 - Cristiana Bolchini
, Luca Cassano
, Paolo Garza
, Elisa Quintarelli
, Fabio Salice:
An Expert CAD Flow for Incremental Functional Diagnosis of Complex Electronic Boards. 835-848 - Kundan Nepal, Soha Alhelaly, Jennifer Dworak, R. Iris Bahar
, Theodore W. Manikas
, Ping Guikundan:
Repairing a 3-D Die-Stack Using Available Programmable Logic. 849-861 - Hyunchan Park, Hanchan Jo, Cheol-Ho Hong, Young-Pil Kim
, See-hwan Yoo
, Chuck Yoo:
SSD-Tailor: Automated Customization System for Solid-State Drives. 862-866 - Ignacio Garcia-Vargas
, Raouf Senhadji-Navarro
:
Finite State Machines With Input Multiplexing: A Performance Study. 867-871
Volume 34, Number 6, June 2015
- Ramesh Karri
, Farinaz Koushanfar
, Ozgur Sinanoglu
, Yiorgos Makris
, Ken Mai, Ahmad-Reza Sadeghi, Swarup Bhunia:
Guest Editorial Special Section on Hardware Security and Trust. 873-874 - Nektarios Georgios Tsoutsos, Michail Maniatakos
:
The HEROIC Framework: Encrypted Computation Without Shared Keys. 875-888 - Jeroen Delvaux
, Dawu Gu, Dries Schellekens, Ingrid Verbauwhede
:
Helper Data Algorithms for PUF-Based Key Generation: Overview and Analysis. 889-902 - Xiaolin Xu, Amir Rahmati
, Daniel E. Holcomb, Kevin Fu, Wayne P. Burleson:
Reliable Physical Unclonable Functions Using Data Retention Voltage of SRAM Cells. 903-914 - Suvadeep Hajra, Debdeep Mukhopadhyay:
Reaching the Limit of Nonprofiling DPA. 915-927 - Franck Courbon
, Jacques J. A. Fournier, Philippe Loubet-Moundi, Assia Tria:
Combining Image Processing and Laser Fault Injections for Characterizing a Hardware AES. 928-936 - Rafal Baranowski, Michael A. Kochte, Hans-Joachim Wunderlich:
Fine-Grained Access Management in Reconfigurable Scan Networks. 937-946 - Ke Huang, Yu Liu, Nenad Korolija
, John M. Carulli, Yiorgos Makris
:
Recycled IC Detection Based on Statistical Methods. 947-960 - Stephen M. Plaza, Igor L. Markov:
Solving the Third-Shift Problem in IC Piracy With Test-Aware Logic Locking. 961-971 - Chao Chen
, José L. Abellán, Ajay Joshi:
Managing Laser Power in Silicon-Photonic NoC Through Cache and NoC Reconfiguration. 972-985 - Xueqian Zhao, Zhonghai Lu
:
Heuristics-Aided Tightness Evaluation of Analytical Bounds in Networks-on-Chip. 986-999 - Tsun-Ming Tseng
, Bing Li, Tsung-Yi Ho
, Ulf Schlichtmann
:
ILP-Based Alleviation of Dense Meander Segments With Prioritized Shifting and Progressive Fixing in PCB Routing. 1000-1013 - Fangming Ye, Zhaobo Zhang, Krishnendu Chakrabarty
, Xinli Gu:
Information-Theoretic Syndrome Evaluation, Statistical Root-Cause Analysis, and Correlation-Based Feature Selection for Guiding Board-Level Fault Diagnosis. 1014-1026 - Biruk W. Mammo, Valeria Bertacco, Andrew DeOrio, Ilya Wagner:
Post-Silicon Validation of Multiprocessor Memory Consistency. 1027-1037 - Jaeyong Chung
, Jibum Kim:
Segment Delay Learning From Quantized Path Delay Measurements. 1038-1042
Volume 34, Number 7, July 2015
- Fanshu Jiao, Sergio Montano, Cristian Ferent, Alex Doboli
, Simona Doboli:
Analog Circuit Design Knowledge Mining: Discovering Topological Similarities and Uncovering Design Reasoning Strategies. 1045-1058 - Haotian Liu, Luca Daniel, Ngai Wong:
Model Reduction and Simulation of Nonlinear Circuits via Tensor Decomposition. 1059-1069 - Jaeha Kung, Duckhwan Kim, Saibal Mukhopadhyay:
On the Impact of Energy-Accuracy Tradeoff in a Digital Cellular Neural Network for Image Processing. 1070-1081 - Gage Hills, Jie Zhang, Max Marcel Shulaker, Hai Wei, Chi-Shuen Lee
, Arjun Balasingam, H.-S. Philip Wong, Subhasish Mitra
:
Rapid Co-Optimization of Processing and Circuit Design to Overcome Carbon Nanotube Variations. 1082-1095 - Shupeng Sun, Xin Li, Hongzhou Liu, Kangsheng Luo, Ben Gu:
Fast Statistical Analysis of Rare Circuit Failure Events via Scaled-Sigma Sampling for High-Dimensional Variation Space. 1096-1109 - Woojoo Lee
, Yanzhi Wang, Massoud Pedram:
Optimizing a Reconfigurable Power Distribution Network in a Multicore Platform. 1110-1123 - Irith Pomeranz:
A Multicycle Test Set Based on a Two-Cycle Test Set With Constant Primary Input Vectors. 1124-1132 - Mao-Hsu Yen, Hung-Kuan Yen
, Chu Yu:
Comment on "On Optimal Hyperuniversal and Rearrangeable Switch Box Designs". 1133-1137 - Amit Chhabra, Harsh Rawat, Mohit Jain, Pascal Tessier, Daniel Pierredon, Laurent Bergher, Promod Kumar:
FALPEM: Framework for Architectural-Level Power Estimation and Optimization for Large Memory Sub-Systems. 1138-1142 - Yuan Cao, Le Zhang, Chip-Hong Chang
, Shoushun Chen:
A Low-Power Hybrid RO PUF With Improved Thermal Stability for Lightweight Applications. 1143-1147 - Jie Zhang, Feng Yuan, Lingxiao Wei, Yannan Liu, Qiang Xu:
VeriTrust: Verification for Hardware Trust. 1148-1161 - Mafalda Cortez
, Said Hamdioui, Ali Kaichouhi, Vincent van der Leest, Roel Maes, Geert Jan Schrijen:
Intelligent Voltage Ramp-Up Time Adaptation for Temperature Noise Reduction on Memory-Based PUF Systems. 1162-1175 - Le Zhang, Xuanyao Fong
, Chip-Hong Chang
, Zhi-Hui Kong, Kaushik Roy:
Optimizating Emerging Nonvolatile Memories for Dual-Mode Applications: Data Storage and Key Generator. 1176-1187 - Begül Bilgin, Benedikt Gierlichs, Svetla Nikova
, Ventzislav Nikov, Vincent Rijmen
:
Trade-Offs for Threshold Implementations Illustrated on AES. 1188-1200 - Weiwei Shan, Xingyuan Fu, Zhipeng Xu:
A Secure Reconfigurable Crypto IC With Countermeasures Against SPA, DPA, and EMA. 1201-1205
Volume 34, Number 8, August 2015
- Debashis Banerjee, Shyam Kumar Devarakond, Xian Wang, Shreyas Sen, Abhijit Chatterjee:
Real-Time Use-Aware Adaptive RF Transceiver Systems for Energy Efficiency Under BER Constraints. 1209-1222 - Zidong Du, Avinash Lingamneni, Yunji Chen
, Krishna V. Palem, Olivier Temam, Chengyong Wu:
Leveraging the Error Resilience of Neural Networks for Designing Highly Energy Efficient Accelerators. 1223-1235 - Pawel Swierczynski, Marc Fyrbiak, Philipp Koppe, Christof Paar:
FPGA Trojans Through Detecting and Weakening of Cryptographic Primitives. 1236-1249 - Yu-Min Lee, Chi-Wen Pan, Pei-Yu Huang, Chi-Ping Yang:
LUTSim: A Look-Up Table-Based Thermal Simulator for 3-D ICs. 1250-1263 - Chen Wu, Chenchen Deng, Leibo Liu
, Jie Han, Jiqiang Chen, Shouyi Yin, Shaojun Wei:
An Efficient Application Mapping Approach for the Co-Optimization of Reliability, Energy, and Performance in Reconfigurable NoC Architectures. 1264-1277 - Wing Chiu Jason Tam, Ronald Shawn Blanton:
LASIC: Layout Analysis for Systematic IC-Defect Identification Using Clustering. 1278-1290 - Sourabh Khandelwal
, Harshit Agarwal, Juan Pablo Duarte, Kaiman Chan, Sagnik Dey, Yogesh Singh Chauhan
, Chenming Hu:
Modeling STI Edge Parasitic Current for Accurate Circuit Simulations. 1291-1294 - Georg T. Becker:
On the Pitfalls of Using Arbiter-PUFs as Building Blocks. 1295-1307 - Andreas Gornik, Amir Moradi
, Jürgen Oehm
, Christof Paar:
A Hardware-Based Countermeasure to Reduce Side-Channel Leakage: Design, Implementation, and Evaluation. 1308-1319 - Giovanni Agosta
, Alessandro Barenghi
, Gerardo Pelosi
, Michele Scandale:
The MEET Approach: Securing Cryptographic Embedded Software Against Side Channel Attacks. 1320-1333 - Durga Prasad Sahoo
, Phuong Ha Nguyen, Debdeep Mukhopadhyay, Rajat Subhra Chakraborty:
A Case of Lightweight PUF Constructions: Cryptanalysis and Machine Learning Attacks. 1334-1343 - Miltos D. Grammatikakis, Kyprianos Papadimitriou
, Polydoros Petrakis, Antonis Papagrigoriou, George Kornaros
, Ioannis Christoforakis, Othon Tomoutzoglou, George Tsamis, Marcello Coppola
:
Security in MPSoCs: A NoC Firewall and an Evaluation Framework. 1344-1357 - Linus Feiten, Matthias Sauer, Tobias Schubert, Victor Tomashevich, Ilia Polian, Bernd Becker:
Formal Vulnerability Analysis of Security Components. 1358-1369