"A 2.6 mW 6 bit 2.2 GS/s Fully Dynamic Pipeline ADC in 40 nm Digital CMOS."

Bob Verbruggen et al. (2010)

Details and statistics

DOI: 10.1109/JSSC.2010.2061611

access: closed

type: Journal Article

metadata version: 2020-08-30

a service of  Schloss Dagstuhl - Leibniz Center for Informatics