"A 29-ns 64-Mb DRAM with hierarchical array architecture."

Masayuki Nakamura et al. (1996)

Details and statistics

DOI: 10.1109/4.535414

access: closed

type: Journal Article

metadata version: 2022-07-18

a service of  Schloss Dagstuhl - Leibniz Center for Informatics