"A 500MHz Random Cycle 1.5ns-Latency, SOI Embedded DRAM Macro Featuring a ..."

John Barth et al. (2007)

Details and statistics

DOI: 10.1109/ISSCC.2007.373506

access: closed

type: Conference or Workshop Paper

metadata version: 2022-03-02

a service of  Schloss Dagstuhl - Leibniz Center for Informatics