"Current-limited switch-level timing simulator for MOS logic networks."

Genhong Ruan, Jirí Vlach, James A. Barby (1988)

Details and statistics

DOI: 10.1109/43.3205

access: closed

type: Journal Article

metadata version: 2020-09-24

a service of  Schloss Dagstuhl - Leibniz Center for Informatics