


default search action
"A 0.5 V 320 MHz 8 bit×8 bit pipelined multiplier in 130 nm CMOS process."
Wei-Bin Yang, Chao-Cheng Liao, Yung-Chih Liang (2011)
- Wei-Bin Yang, Chao-Cheng Liao, Yung-Chih Liang:
A 0.5 V 320 MHz 8 bit×8 bit pipelined multiplier in 130 nm CMOS process. Microelectron. J. 42(1): 43-51 (2011)

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.