"A 32 K ASIC synchronous RAM using a two-transistor basic cell."

Alex Yuen et al. (1989)

Details and statistics

DOI: 10.1109/4.16302

access: closed

type: Journal Article

metadata version: 2024-11-12