BibTeX record journals/jssc/ShigaTSHMOFTHMNHNHDSKTWFOKKSYMSYYKHNF10

download as .bib file

@article{DBLP:journals/jssc/ShigaTSHMOFTHMNHNHDSKTWFOKKSYMSYYKHNF10,
  author    = {Hidehiro Shiga and
               Daisaburo Takashima and
               Shinichiro Shiratake and
               Katsuhiko Hoya and
               Tadashi Miyakawa and
               Ryu Ogiwara and
               Ryo Fukuda and
               Ryosuke Takizawa and
               Kosuke Hatsuda and
               Fumiyoshi Matsuoka and
               Yasushi Nagadomi and
               Daisuke Hashimoto and
               Hisaaki Nishimura and
               Takeshi Hioka and
               Sumiko M. Doumae and
               Shoichi Shimizu and
               Mitsumo Kawano and
               Toyoki Taguchi and
               Yohji Watanabe and
               Shuso Fujii and
               Tohru Ozaki and
               Hiroyuki Kanaya and
               Yoshinori Kumura and
               Yoshiro Shimojo and
               Yuki Yamada and
               Yoshihiro Minami and
               Susumu Shuto and
               Koji Yamakawa and
               Soichi Yamazaki and
               Iwao Kunishima and
               Takeshi Hamamoto and
               Akihiro Nitayama and
               Tohru Furuyama},
  title     = {A 1.6 GB/s {DDR2} 128 Mb Chain FeRAM With Scalable Octal Bitline and
               Sensing Schemes},
  journal   = {{IEEE} J. Solid State Circuits},
  volume    = {45},
  number    = {1},
  pages     = {142--152},
  year      = {2010},
  url       = {https://doi.org/10.1109/JSSC.2009.2034414},
  doi       = {10.1109/JSSC.2009.2034414},
  timestamp = {Fri, 15 Jan 2021 14:20:21 +0100},
  biburl    = {https://dblp.org/rec/journals/jssc/ShigaTSHMOFTHMNHNHDSKTWFOKKSYMSYYKHNF10.bib},
  bibsource = {dblp computer science bibliography, https://dblp.org}
}
a service of  Schloss Dagstuhl - Leibniz Center for Informatics