"Cost reduction in bottom-up hierarchical-based VLSI floorplanning designs."

Chyi-Shiang Hoo, Kanesan Jeevan, Harikrishnan Ramiah (2015)

Details and statistics

DOI: 10.1002/CTA.1939

access: closed

type: Journal Article

metadata version: 2024-02-05

a service of  Schloss Dagstuhl - Leibniz Center for Informatics