"High speed DDR2/3 PHY and dual CPU core design for 28nm SoC."

Kevin Ho et al. (2012)

Details and statistics

DOI: 10.1109/VLSI-DAT.2012.6212637

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-26

a service of  Schloss Dagstuhl - Leibniz Center for Informatics