"System-Level Behavioral Model of a 12-Bit 1.5-Bit Per Stage Pipelined ADC ..."

Vicente Yair Ponce-Hinestroza, Victor R. Gonzalez-Diaz (2018)

Details and statistics

DOI: 10.1109/SMACD.2018.8434881

access: closed

type: Conference or Workshop Paper

metadata version: 2021-09-19

a service of  Schloss Dagstuhl - Leibniz Center for Informatics