"A 100nm Double-Stacked 500MHz 72Mb Separate-I/O Synchronous SRAM with ..."

Kyomin Sohn et al. (2008)

Details and statistics

DOI: 10.1109/ISSCC.2008.4523219

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-17

a service of  Schloss Dagstuhl - Leibniz Center for Informatics