"A Dual-Supply 0.2-to-4GHz PLL Clock Multiplier in a 65nm Dual-Oxide CMOS ..."

Shaishav Desai, Pradeep Trivedi, Vincent Von Kanael (2007)

Details and statistics

DOI: 10.1109/ISSCC.2007.373417

access: closed

type: Conference or Workshop Paper

metadata version: 2017-05-17

a service of  Schloss Dagstuhl - Leibniz Center for Informatics