"Low-power VLSI decoder architectures for LDPC codes."

Mohammad M. Mansour, Naresh R. Shanbhag (2002)

Details and statistics

DOI: 10.1145/566408.566483

access: closed

type: Conference or Workshop Paper

metadata version: 2018-11-06

a service of  Schloss Dagstuhl - Leibniz Center for Informatics