default search action
"VLSI decoding architecture with improved convergence speed and reduced ..."
Yeong-Luh Ueng et al. (2008)
- Yeong-Luh Ueng, Chung-Jay Yang, Zong-Cheng Wu, Chen-Eng Wu, Yu-Lun Wang:
VLSI decoding architecture with improved convergence speed and reduced decoding latency for irregular LDPC codes in WiMAX. ISCAS 2008: 520-523
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.