"A 1.0 GHz clock generator design with a negative delay using a single-shot ..."

Chua-Chin Wang, Yih-Long Tseng, Rong-Sui Kao (2001)

Details and statistics

DOI: 10.1109/ICECS.2001.957413

access: closed

type: Conference or Workshop Paper

metadata version: 2021-01-18

a service of  Schloss Dagstuhl - Leibniz Center for Informatics