default search action
Walter Stechele
Person information
Refine list
refinements active!
zoomed in on ?? of ?? records
view refined list in
export refined list as
showing all ?? records
2020 – today
- 2024
- [c133]Lukas Frickenstein, Pierpaolo Morì, Shambhavi Balamuthu Sampath, Moritz Thoma, Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Christian Unger, Claudio Passerone, Walter Stechele:
Pruning as a Binarization Technique. CVPR Workshops 2024: 2131-2140 - [c132]Pierpaolo Morì, Moritz Thoma, Lukas Frickenstein, Shambhavi Balamuthu Sampath, Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Walter Stechele, Daniel Mueller-Gritschneder, Claudio Passerone:
MATAR: Multi-Quantization-Aware Training for Accurate and Fast Hardware Retargeting. DATE 2024: 1-6 - [c131]Pierpaolo Morì, Lukas Frickenstein, Shambhavi Balamuthu Sampath, Moritz Thoma, Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Christian Unger, Walter Stechele, Daniel Mueller-Gritschneder, Claudio Passerone:
Wino Vidi Vici: Conquering Numerical Instability of 8-bit Winograd Convolution for Accurate Inference Acceleration on Edge. WACV 2024: 53-62 - 2023
- [j18]Zhongliang Jiang, Xuesong Li, Chenyu Zhang, Yuan Bi, Walter Stechele, Nassir Navab:
Skeleton Graph-Based Ultrasound-CT Non-Rigid Registration. IEEE Robotics Autom. Lett. 8(8): 4394-4401 (2023) - [c130]Pierpaolo Morì, Shambhavi Balamuthu Sampath, Lukas Frickenstein, Manoj Rohit Vemparala, Nael Fasfous, Alexander Frickenstein, Walter Stechele, Claudio Passerone:
WinoTrain: Winograd-Aware Training for Accurate Full 8-bit Convolution Acceleration. DAC 2023: 1-6 - [c129]Simon Friedrich, Shambhavi Balamuthu Sampath, Robert Wittig, Manoj Rohit Vemparala, Nael Fasfous, Emil Matús, Walter Stechele, Gerhard P. Fettweis:
Lightweight Instruction Set for Flexible Dilated Convolutions and Mixed-Precision Operands. ISQED 2023: 1-8 - [i13]Zhongliang Jiang, Xuesong Li, Chenyu Zhang, Yuan Bi, Walter Stechele, Nassir Navab:
Skeleton Graph-based Ultrasound-CT Non-rigid Registration. CoRR abs/2305.08228 (2023) - [i12]Jonas Kantic, Fabian C. Legl, Walter Stechele, Jakob Hermann:
ReLiCADA - Reservoir Computing using Linear Cellular Automata Design Algorithm. CoRR abs/2308.11522 (2023) - 2022
- [j17]Manoj Rohit Vemparala, Nael Fasfous, Alexander Frickenstein, Emanuele Valpreda, Manfredi Camalleri, Qi Zhao, Christian Unger, Naveen Shankar Nagaraja, Maurizio Martina, Walter Stechele:
HW-Flow: A Multi-Abstraction Level HW-CNN Codesign Pruning Methodology. Leibniz Trans. Embed. Syst. 8(1): 03:1-03:30 (2022) - [j16]Zhongliang Jiang, Zhenyu Li, Matthias Grimm, Mingchuan Zhou, Marco Esposito, Wolfgang Wein, Walter Stechele, Thomas Wendler, Nassir Navab:
Autonomous Robotic Screening of Tubular Structures Based Only on Real-Time Ultrasound Imaging Feedback. IEEE Trans. Ind. Electron. 69(7): 7064-7075 (2022) - [c128]Pierpaolo Morì, Manoj Rohit Vemparala, Nael Fasfous, Saptarshi Mitra, Sreetama Sarkar, Alexander Frickenstein, Lukas Frickenstein, Domenik Helms, Naveen Shankar Nagaraja, Walter Stechele, Claudio Passerone:
Accelerating and pruning CNNs for semantic segmentation on FPGA. DAC 2022: 145-150 - [c127]Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Emanuele Valpreda, Driton Salihu, Julian Höfer, Anmol Singh, Naveen Shankar Nagaraja, Hans-Jörg Vögel, Nguyen Anh Vu Doan, Maurizio Martina, Jürgen Becker, Walter Stechele:
AnaCoNGA: Analytical HW-CNN Co-Design Using Nested Genetic Algorithms. DATE 2022: 238-243 - [c126]Nael Fasfous, Lukas Frickenstein, Michael Neumeier, Manoj Rohit Vemparala, Alexander Frickenstein, Emanuele Valpreda, Maurizio Martina, Walter Stechele:
Mind the Scaling Factors: Resilience Analysis of Quantized Adversarially Robust CNNs. DATE 2022: 706-711 - [c125]Korbinian Weikl, Damien Schroeder, Walter Stechele:
Potentials of combined visible light and near infrared imaging for driving automation. Autonomous Vehicles and Machines 2022: 1-5 - [c124]Manu Manuel, Benjamin Hien, Simon Conrady, Arne Kreddig, Nguyen Anh Vu Doan, Walter Stechele:
Region of interest based non-dominated sorting genetic algorithm-II: an invite and conquer approach. GECCO 2022: 556-564 - [c123]Furkan Kaynar, Peter Geißler, Laurent Demaret, Tamara Seybold, Walter Stechele:
Non-iterative Blind Deblurring of Digital Microscope Images with Spatially Varying Blur. MIUA 2022: 703-718 - 2021
- [j15]Manu Manuel, Arne Kreddig, Simon Conrady, Nguyen Anh Vu Doan, Walter Stechele:
Region of Interest-Based Parameter Optimization for Approximate Image Processing on FPGAs. Int. J. Netw. Comput. 11(2): 438-462 (2021) - [j14]Simon Conrady, Arne Kreddig, Manu Manuel, Nguyen Anh Vu Doan, Walter Stechele:
Model-Based Design Space Exploration for FPGA-based Image Processing Applications Employing Parameterizable Approximations. Microprocess. Microsystems 87: 104386 (2021) - [j13]Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Emanuele Valpreda, Driton Salihu, Nguyen Anh Vu Doan, Christian Unger, Naveen Shankar Nagaraja, Maurizio Martina, Walter Stechele:
HW-FlowQ: A Multi-Abstraction Level HW-CNN Co-design Quantization Methodology. ACM Trans. Embed. Comput. Syst. 20(5s): 66:1-66:25 (2021) - [c122]Manoj Rohit Vemparala, Nael Fasfous, Lukas Frickenstein, Alexander Frickenstein, Anmol Singh, Driton Salihu, Christian Unger, Naveen Shankar Nagaraja, Walter Stechele:
Hardware-Aware Mixed-Precision Neural Networks using In-Train Quantization. BMVC 2021: 60 - [c121]Manoj Rohit Vemparala, Nael Fasfous, Alexander Frickenstein, Sreetama Sarkar, Qi Zhao, Sabine Kuhn, Lukas Frickenstein, Anmol Singh, Christian Unger, Naveen Shankar Nagaraja, Christian Wressnegger, Walter Stechele:
Adversarial Robust Model Compression Using In-Train Pruning. CVPR Workshops 2021: 66-75 - [c120]Arne Kreddig, Simon Conrady, Manu Manuel, Walter Stechele:
A Framework for Hardware-Accelerated Design Space Exploration for Approximate Computing on FPGA. DSD 2021: 1-8 - [c119]Korbinian Weikl, Damien Schroeder, Daniel Blau, Zhenyi Liu, Walter Stechele:
End-to-End Imaging System Optimization for Computer Vision in Driving Automation. Autonomous Vehicles and Machines 2021: 1-7 - [c118]Gábor Balázs, Mateusz Chmurski, Walter Stechele, Mariusz Zubert:
Sensor Fusion Neural Networks for Gesture Recognition on Low-power Edge Devices. ICAART (2) 2021: 141-150 - [c117]Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Mohamed Badawy, Felix Hundhausen, Julian Höfer, Naveen Shankar Nagaraja, Christian Unger, Hans-Jörg Vögel, Jürgen Becker, Tamim Asfour, Walter Stechele:
Binary-LoRAX: Low-Latency Runtime Adaptable XNOR Classifier for Semi-Autonomous Grasping with Prosthetic Hands. ICRA 2021: 13430-13437 - [c116]Manoj Rohit Vemparala, Alexander Frickenstein, Nael Fasfous, Lukas Frickenstein, Qi Zhao, Sabine Kuhn, Daniel Ehrhardt, Yuankai Wu, Christian Unger, Naveen Shankar Nagaraja, Walter Stechele:
BreakingBED: Breaking Binary and Efficient Deep Neural Networks by Adversarial Attacks. IntelliSys (1) 2021: 148-167 - [c115]Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Lukas Frickenstein, Mohamed Badawy, Walter Stechele:
BinaryCoP: Binary Neural Network-based COVID-19 Face-Mask Wear and Positioning Predictor on Edge Devices. IPDPS Workshops 2021: 108-115 - [c114]Manoj Rohit Vemparala, Anmol Singh, Ahmed Mzid, Nael Fasfous, Alexander Frickenstein, Florian Mirus, Hans-Jörg Vögel, Naveen Shankar Nagaraja, Walter Stechele:
Pruning CNNs for LiDAR-based Perception in Resource Constrained Environments. IV Workshops 2021: 228-235 - [c113]Ee Heng Chen, Manoj Rohit Vemparala, Nael Fasfous, Alexander Frickenstein, Ahmed Mzid, Naveen Shankar Nagaraja, Jöran Zeisler, Walter Stechele:
Investigating Binary Neural Networks for Traffic Sign Detection and Recognition. IV 2021: 1400-1405 - [i11]Manoj Rohit Vemparala, Nael Fasfous, Alexander Frickenstein, Mhd Ali Moraly, Aquib Jamal, Lukas Frickenstein, Christian Unger, Naveen Shankar Nagaraja, Walter Stechele:
L2PF - Learning to Prune Faster. CoRR abs/2101.02663 (2021) - [i10]Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Lukas Frickenstein, Walter Stechele:
BinaryCoP: Binary Neural Network-based COVID-19 Face-Mask Wear and Positioning Predictor on Edge Devices. CoRR abs/2102.03456 (2021) - [i9]Manoj Rohit Vemparala, Alexander Frickenstein, Nael Fasfous, Lukas Frickenstein, Qi Zhao, Sabine Kuhn, Daniel Ehrhardt, Yuankai Wu, Christian Unger, Naveen Shankar Nagaraja, Walter Stechele:
BreakingBED - Breaking Binary and Efficient Deep Neural Networks by Adversarial Attacks. CoRR abs/2103.08031 (2021) - 2020
- [c112]Manoj Rohit Vemparala, Nael Fasfous, Alexander Frickenstein, Mhd Ali Moraly, Aquib Jamal, Lukas Frickenstein, Christian Unger, Naveen Shankar Nagaraja, Walter Stechele:
L2PF - Learning to Prune Faster. CVIP (3) 2020: 249-261 - [c111]Alexander Frickenstein, Manoj Rohit Vemparala, Nael Fasfous, Laura Hauenschild, Naveen Shankar Nagaraja, Christian Unger, Walter Stechele:
ALF: Autoencoder-based Low-rank Filter-sharing for Efficient Convolutional Neural Networks. DAC 2020: 1-6 - [c110]Nael Fasfous, Manoj Rohit Vemparala, Alexander Frickenstein, Walter Stechele:
OrthrusPE: Runtime Reconfigurable Processing Elements for Binary Neural Networks. DATE 2020: 1662-1667 - [c109]Nguyen Anh Vu Doan, Manu Manuel, Simon Conrady, Arne Kreddig, Walter Stechele:
Parameter Optimization of Approximate Image Processing Algorithms in FPGAs. CANDAR (Workshops) 2020: 74-80 - [c108]Gábor Balázs, Walter Stechele:
Neural Architecture Search for Automotive Grid Fusion Networks Under Embedded Hardware Constraints. ICMLA 2020: 79-86 - [c107]Alexander Frickenstein, Manoj Rohit Vemparala, Jakob Mayr, Naveen Shankar Nagaraja, Christian Unger, Federico Tombari, Walter Stechele:
Binary DAD-Net: Binarized Driveable Area Detection Network for Autonomous Driving. ICRA 2020: 2295-2301 - [c106]Korbinian Weikl, Damien Schroeder, Walter Stechele:
Optimization of automotive color filter arrays for traffic light color separation. CIC 2020: 288-292 - [c105]Manu Manuel, Arne Kreddig, Simon Conrady, Nguyen Anh Vu Doan, Walter Stechele:
Model-Based Design Space Exploration for Approximate Image Processing on FPGA. NorCAS 2020: 1-7 - [i8]Alexander Frickenstein, Manoj Rohit Vemparala, Jakob Mayr, Naveen Shankar Nagaraja, Christian Unger, Federico Tombari, Walter Stechele:
Binary DAD-Net: Binarized Driveable Area Detection Network for Autonomous Driving. CoRR abs/2006.08178 (2020) - [i7]Alexander Frickenstein, Manoj Rohit Vemparala, Nael Fasfous, Laura Hauenschild, Naveen Shankar Nagaraja, Christian Unger, Walter Stechele:
ALF: Autoencoder-based Low-rank Filter-sharing for Efficient Convolutional Neural Networks. CoRR abs/2007.13384 (2020) - [i6]Zhongliang Jiang, Zhenyu Li, Matthias Grimm, Mingchuan Zhou, Marco Esposito, Wolfgang Wein, Walter Stechele, Thomas Wendler, Nassir Navab:
Autonomous Robotic Screening of Tubular Structures based only on Real-Time Ultrasound Imaging Feedback. CoRR abs/2011.00099 (2020)
2010 – 2019
- 2019
- [c104]Dirk Gabriel, Walter Stechele, Stefan Wildermann:
Resource-Aware Parameter Tuning for Real-Time Applications. ARCS 2019: 45-55 - [c103]Manoj Rohit Vemparala, Alexander Frickenstein, Walter Stechele:
An Efficient FPGA Accelerator Design for Optimized CNNs Using OpenCL. ARCS 2019: 236-249 - [c102]Alexander Frickenstein, Christian Unger, Walter Stechele:
Resource-Aware Optimization of DNNs for Embedded Applications. CRV 2019: 17-24 - [c101]Alexander Frickenstein, Manoj Rohit Vemparala, Christian Unger, Fatih Ayar, Walter Stechele:
DSC: Dense-Sparse Convolution for Vectorized Inference of Convolutional Neural Networks. CVPR Workshops 2019: 1353-1360 - [c100]Simon Conrady, Manu Manuel, Arne Kreddig, Walter Stechele:
LCS-based automatic configuration of approximate computing parameters for FPGA system designs. GECCO (Companion) 2019: 1271-1279 - [c99]Gábor Balázs, Walter Stechele:
Deep Grid Fusion of Feature-Level Sensor Data with Convolutional Neural Networks. ICCVE 2019: 1-6 - [c98]Zhuangyi Jiang, Pengfei Xia, Kai Huang, Walter Stechele, Guang Chen, Zhenshan Bing, Alois C. Knoll:
Mixed Frame-/Event-Driven Fast Pedestrian Detection. ICRA 2019: 8332-8338 - 2018
- [c97]Sebastian Vogel, Mengyu Liang, Andre Guntoro, Walter Stechele, Gerd Ascheid:
Efficient hardware acceleration of CNNs using logarithmic data representation with arbitrary log-base. ICCAD 2018: 9 - 2017
- [j12]Biao Hu, Uzair Sharif, Rajat Koner, Guang Chen, Kai Huang, Feihu Zhang, Walter Stechele, Alois C. Knoll:
Random Finite Set Based Bayesian Filtering with OpenCL in a Heterogeneous Platform. Sensors 17(4): 843 (2017) - [c96]Stefan Tabel, Korbinian Weikl, Walter Stechele:
Hardware-accelerated CCD readout smear correction for Fast Solar Polarimeter. ASAP 2017: 67-74 - [c95]Gereon Hinz, Guang Chen, Muhammad Aafaque, Florian Röhrbein, Jörg Conradt, Zhenshan Bing, Zhongnan Qu, Walter Stechele, Alois C. Knoll:
Online Multi-object Tracking-by-Clustering for Intelligent Transportation System with Neuromorphic Vision Sensor. KI 2017: 142-154 - 2016
- [j11]Haifa Ben Salem, Thyagaraju Damarla, Kishan Sudusinghe, Walter Stechele, Shuvra S. Bhattacharyya:
Adaptive tracking of people and vehicles using mobile platforms. EURASIP J. Adv. Signal Process. 2016: 65 (2016) - [j10]Stefan Wildermann, Michael Bader, Lars Bauer, Marvin Damschen, Dirk Gabriel, Michael Gerndt, Michael Glaß, Jörg Henkel, Johny Paul, Alexander Pöppl, Sascha Roloff, Tobias Schwarzer, Gregor Snelting, Walter Stechele, Jürgen Teich, Andreas Weichslgartner, Andreas Zwinkau:
Invasive computing for timing-predictable stream processing on MPSoCs. it Inf. Technol. 58(6): 267-280 (2016) - [c94]Kyunghun Lee, Haifa Ben Salem, Thyagaraju Damarla, Walter Stechele, Shuvra S. Bhattacharyya:
Prototyping real-time tracking systems on mobile devices. Conf. Computing Frontiers 2016: 301-308 - [c93]Walter Stechele, Tomasz Kryjak, Lionel Lacassagne, Dominique Houzet, Martin Danek:
Special session 1 automotive parallel computing challenges - architectures, applications and tricks. DASIP 2016: 161 - [c92]David May, Walter Stechele:
Voltage over-scaling in sequential circuits for approximate computing. DTIS 2016: 1-6 - [c91]Paolo Ienne, Walid A. Najjar, Jason Helge Anderson, Philip Brisk, Walter Stechele:
Preface. FPL 2016: 1 - [c90]Erol Koser, Korbinian Berthold, Ravi Kumar Pujari, Walter Stechele:
A Chip-level Redundant Threading (CRT) scheme for shared-memory protection. HPCS 2016: 116-124 - [c89]Erol Koser, Walter Stechele:
Tackling long duration transients in sequential logic. IOLTS 2016: 137-142 - [c88]Erol Koser, Sebastian Krosche, Walter Stechele:
Integrated Soft Error Resilience and Self-Test. VLSI-SoC 2016: 1-6 - [e3]Cristina Silvano, Walter Stechele, Stephan Wong, Jerónimo Castrillón, Michael Hübner, Amir Hossein Ashouri:
Proceedings of the 1st International Workshop on RESource Awareness and Application Auto-tuning in Adaptive and heterogeNeous compuTing co-located with 19th International Conference on Design, Automation And Test In Europe (DATE 2016), Dresden, Germany, March 18th, 2016. CEUR Workshop Proceedings 1643, CEUR-WS.org 2016 [contents] - [e2]Paolo Ienne, Walid A. Najjar, Jason Helge Anderson, Philip Brisk, Walter Stechele:
26th International Conference on Field Programmable Logic and Applications, FPL 2016, Lausanne, Switzerland, August 29 - September 2, 2016. IEEE 2016, ISBN 978-2-8399-1844-2 [contents] - 2015
- [j9]Jan Frost, Walter Stechele, Erik Maehle:
Self-reconfigurable control architecture for complex mobile robots. it Inf. Technol. 57(2): 122-129 (2015) - [j8]Johny Paul, Benjamin Oechslein, Christoph Erhardt, Jens Schedel, Manfred Kröhnert, Daniel Lohmann, Walter Stechele, Tamim Asfour, Wolfgang Schröder-Preikschat:
Self-adaptive corner detection on MPSoC through resource-aware programming. J. Syst. Archit. 61(10): 520-530 (2015) - [j7]Johny Paul, Walter Stechele, Benjamin Oechslein, Christoph Erhardt, Jens Schedel, Daniel Lohmann, Wolfgang Schröder-Preikschat, Manfred Kröhnert, Tamim Asfour, Éricles Sousa, Vahid Lari, Frank Hannig, Jürgen Teich, Artjom Grudnitsky, Lars Bauer, Jörg Henkel:
Resource-awareness on heterogeneous MPSoCs for image processing. J. Syst. Archit. 61(10): 668-680 (2015) - [c87]Raphael Polig, Heiner Giefers, Walter Stechele:
A soft-core processor array for relational operators. ASAP 2015: 17-24 - [c86]Erol Koser, Felix Miller, Walter Stechele:
Matching Detection and Correction Schemes for Soft Error Handling in Sequential Logic. DSD 2015: 706-713 - [c85]Johny Paul, Walter Stechele:
Predictability of image processing algorithms on heterogeneous MPSoC. ESTIMedia 2015: 1-2 - [c84]David May, Walter Stechele:
Design of fine-grained sequential approximate circuits using probability-aware fault emulation. ISLPED 2015: 73-78 - [c83]Tamara Seybold, Mathias Plichta, Walter Stechele:
Improving wavelet denoising based on an in-depth analysis of the camera color processing. Real-Time Image and Video Processing 2015: 94000Q - [c82]Walter Stechele:
Protecting FPGA-based automotive systems against soft errors through reduced precision redundancy. SIES 2015: 170-173 - 2014
- [j6]Tamara Seybold, Marion Knopp, Christian Keimel, Walter Stechele:
Beyond Standard Noise Models: Evaluating Denoising Algorithms with Respect to Realistic Camera Noise. Int. J. Semantic Comput. 8(2): 145-168 (2014) - [c81]Johny Paul, Walter Stechele, Manfred Kröhnert, Tamim Asfour:
Improving Efficiency of Embedded Multi-core Platforms with Scratchpad Memories. ARCS Workshops 2014: 1-8 - [c80]Johny Paul, Walter Stechele, Manfred Kröhnert, Tamim Asfour, Benjamin Oechslein, Christoph Erhardt, Jens Schedel, Daniel Lohmann, Wolfgang Schröder-Preikschat:
Resource-Aware Harris Corner Detection Based on Adaptive Pruning. ARCS 2014: 1-12 - [c79]Johny Paul, Walter Stechele, Éricles Sousa, Vahid Lari, Frank Hannig, Jürgen Teich, Manfred Kröhnert, Tamim Asfour:
Self-adaptive harris corner detector on heterogeneous many-core processor. DASIP 2014: 1-8 - [c78]Tamara Seybold, Özlem Cakmak, Christian Keimel, Walter Stechele:
Noise characteristics of a single sensor camera in digital color image processing. CIC 2014: 53-58 - [c77]Michael Frischke, Andreas J. Rohatschek, Walter Stechele:
Towards low-cost fault detection strategy of FPGA configuration memory in real-time systems. IOLTS 2014: 81-86 - [c76]David May, Walter Stechele:
Improving the significance of probabilistic circuit fault emulations. IOLTS 2014: 128-133 - [c75]Tamara Seybold, Florian Kuhn, Julian Habigt, Mark Hartenstein, Walter Stechele:
Automatic denoising parameter estimation using gradient histograms. VCIP 2014: 358-361 - [e1]Walter Stechele, Thomas Wild:
ARCS 2014 - 27th International Conference on Architecture of Computing Systems, Workshop Proceedings, February 25-28, 2014, Luebeck, Germany, University of Luebeck, Institute of Computer Engineering. VDE Verlag / IEEE Xplore 2014, ISBN 978-3-8007-3579-2 [contents] - [i5]Johny Paul, Walter Stechele, Manfred Kröhnert, Tamim Asfour:
Resource-Aware Programming for Robotic Vision. CoRR abs/1405.2908 (2014) - [i4]Manfred Kröhnert, Nikolaus Vahrenkamp, Johny Paul, Walter Stechele, Tamim Asfour:
Resource Prediction for Humanoid Robots. CoRR abs/1405.2911 (2014) - 2013
- [j5]Johny Paul, Andreas Laika, Christopher Claus, Walter Stechele, Adam El Sayed Auf, Erik Maehle:
Real-time motion detection based on SW/HW-codesign for walking rescue robots. J. Real Time Image Process. 8(4): 353-368 (2013) - [c74]Jan Hartmann, Walter Stechele, Erik Maehle:
Self-adaptation for Mobile Robot Algorithms Using Organic Computing Principles. ARCS 2013: 232-243 - [c73]Johny Paul, Walter Stechele, Manfred Kröhnert, Tamim Asfour, Benjamin Oechslein, Christoph Erhardt, Jens Schedel, Daniel Lohmann, Wolfgang Schröder-Preikschat:
A resource-aware nearest-neighbor search algorithm for k-dimensional trees. DASIP 2013: 80-87 - [c72]Florian Aschauer, Walter Stechele, Johannes Treis:
Dynamic Noise Estimation Approach for X-Ray Detectors on FPGAs. DSD 2013: 193-200 - [c71]Florian Aschauer, Walter Stechele, Johannes Treis:
FPGA Based Real-Time Data Processing DAQ System for the Mercury Imaging X-Ray Spectrometer. DSD 2013: 535-542 - [c70]Gregor Walla, Zaur Molotnikov, Hans-Ulrich Michel, Walter Stechele, Andreas Barthels, Andreas Herkersdorf:
A Design Space Exploration Framework For Automotive Embedded Systems And Their Power Management. ECMS 2013: 228-234 - [c69]Michael Feilen, Andreas Iliopoulos, Michael Vonbun, Walter Stechele:
Weighted partitioning of sequential processing chains for dynamically reconfigurable FPGAS. FPL 2013: 1-8 - [c68]David May, Walter Stechele:
A resource-efficient probabilistic fault simulator. FPL 2013: 1-4 - [c67]Jan Hartmann, Walter Stechele, Erik Maehle:
Self-reconfigurable Control Architecture for Complex Robots. GI-Jahrestagung 2013: 2742-2748 - [c66]Andreas Herkersdorf, Johny Paul, Ravi Kumar Pujari, Walter Stechele, Stefan Wallentowitz, Thomas Wild, Aurang Zaib:
Potentials and Challenges for Multi-Core Processors in Robotic Applications. GI-Jahrestagung 2013: 2749-2764 - [c65]Lingkan Gong, Oliver Diessel, Johny Paul, Walter Stechele:
RTL Simulation of High Performance Dynamic Reconfiguration: A Video Processing Case Study. IPDPS Workshops 2013: 106-113 - [c64]Tamara Seybold, Christian Keimel, Marion Knopp, Walter Stechele:
Towards an Evaluation of Denoising Algorithms with Respect to Realistic Camera Noise. ISM 2013: 203-210 - [c63]Michael Vonbun, Stefan Wallentowitz, Michael Feilen, Walter Stechele, Andreas Herkersdorf:
Evaluation of hop count advantages of network-coded 2D-mesh NoCs. PATMOS 2013: 134-141 - 2012
- [c62]Dirk Koch, Jim Tørresen, Christian Beckhoff, Daniel Ziener, Christopher Dennl, Volker Breuer, Jürgen Teich, Michael Feilen, Walter Stechele:
Partial Reconfiguration on FPGAs in Practice - Tools and Applications. ARCS Workshops 2012: 297-319 - [c61]Johny Paul, Walter Stechele, Manfred Kröhnert, Tamim Asfour, Rüdiger Dillmann:
Invasive Computing for robotic vision. ASP-DAC 2012: 207-212 - [c60]Sebastian Drössler, Michael Eichhorn, S. Holzknecht, Bernd Müller-Rathgeber, Holm Rauchfuss, Michael Zwick, Erwin M. Biebl, Klaus Diepold, Jörg Eberspächer, Andreas Herkersdorf, Walter Stechele, Eckehard G. Steinbach, R. Freymann, Karl-Ernst Steinberg, Hans-Ulrich Michel:
A Real-Time Capable Virtualized Information and Communication Technology Infrastructure for Automotive Systems. Advances in Real-Time Systems 2012: 275-306 - [c59]Michael Feilen, Andreas Iliopoulos, Matthias Ihmig, Walter Stechele:
Partitioning and context switching for a reconfigurable FPGA-based DAB receiver. DASIP 2012: 1-8 - [c58]Lothar Stolz, Matthias Ihmig, Walter Stechele:
An evaluation on using GPU coprocessing for software radios on a low-cost platform. DASIP 2012: 1-8 - [c57]Abdelmajid Bouajila, Abdallah Lakhtel, Johannes Zeppenfeld, Walter Stechele, Andreas Herkersdorf:
A low-overhead monitoring ring interconnect for MPSoC parameter optimization. DDECS 2012: 46-49 - [c56]Michael Feilen, Matthias Ihmig, Christian Schwarzbauer, Walter Stechele:
Efficient DVB-T2 decoding accelerator design by time-multiplexing FPGA resources. FPL 2012: 75-82 - [c55]David May, Walter Stechele:
An FPGA-based probability-aware fault simulator. ICSAMOS 2012: 302-309 - 2011
- [j4]Seunghan Han, Walter Stechele:
Default Reasoning for Forensic Visual Surveillance based on Subjective Logic and Its Comparison with L-Fuzzy Set Based Approaches. Int. J. Multim. Data Eng. Manag. 2(1): 38-86 (2011) - [c54]Walter Stechele, Jan Hartmann, Erik Maehle:
An approach to self-learning multicore reconfiguration management applied on Robotic Vision. DASIP 2011: 217-222 - [c53]